

Sardar Patel Institute of Technology
Bhavan's Campus, Munshi Nagar, Andheri (West), Mumbai-400058, India

(Autonomous College Affiliated to University of Mumbai)

## **End Semester Examination**

May 2019

Max.Marks: 60

Class: S.E.

Course Code: EL43

Duration:60 Min Semester: IV

Branch: Electronics

Name of the Course: Computer Organization and Architecture

## SYNOPTIC

| Q 1.) |                                                                                                                                                                                       | Mark | CO  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|
|       |                                                                                                                                                                                       | S    | s   |
| a)    | Definitions 2 Marks (1 Mark for each ) Calculation 1 Mark (No mark for formula)  t <sub>A</sub> =Ht <sub>1</sub> +(1-H)t <sub>2</sub> =0.85*100nS + 0.15*800nS = 85nS + 120nS= 200 nS |      |     |
| b)    | Example 2 Marks                                                                                                                                                                       |      |     |
| c)    | Computer organization definition 1 Mark Computer architecture definition 1 Mark Computer classification parameters 1 Mark                                                             |      |     |
| d)    | Definition 1 Mark Calculation 2 Marks N=5 P=0.1 $\left(\frac{1-P}{1} + \frac{P}{N}\right)^{-1}$ Speedup = $(0.9+0.1/5)^{-1}$ = 1.08                                                   |      |     |
| Q 2)  |                                                                                                                                                                                       |      |     |
| 1)    | Draw a neat diagram for interfacing 8 bit processor with 16 bit address line to memory of size 32K x 8 bits using two chips of 16 KB.  Neat Diagram 3 Marks                           |      |     |
| 0)    | Explanation of Nano programming 2 Marks Example of Nano Programming 2 Marks                                                                                                           |      |     |
| :)    | Part A Diagram 2 Marks Calculation of number of bits 1 Mark Look up method with diagram 2                                                                                             |      |     |
|       | 27 Bits TAG  3 Bits for selecting set  2 Bits for word as Cache line is 64 bit                                                                                                        | 5    | CO4 |
|       | Or                                                                                                                                                                                    |      |     |
|       | Part B  Explain need of Cache replacement 1 Mark List of Replacement methods 1 Marks  Example 3 Marks                                                                                 |      |     |

| 3    |                                                                                                                                                         |                                                                                                            |        |     |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------|-----|
|      | Part A Algorithm Initialization (0.5 mark for each correct s Correct Answer  Part B Algorithm Initialization (0.5 mark for each correct s               | 1 Mark<br>or<br>1 Mark<br>1 Mark                                                                           | 6      | CO2 |
| )    | Correct Answer Diagram 2 Marks                                                                                                                          | 1 Mark                                                                                                     | 6      | COI |
| 0)   | Explanation 4 Marks                                                                                                                                     |                                                                                                            |        |     |
| Q 4) |                                                                                                                                                         |                                                                                                            |        |     |
| a)   | One mark for one point X                                                                                                                                | 6 Marks                                                                                                    |        |     |
|      | CISC                                                                                                                                                    | RISC                                                                                                       |        | 1   |
|      | The original microprocessor ISA                                                                                                                         | Redesigned ISA that emerged in the early 1980s                                                             |        |     |
|      | Instructions can take several clock cycles                                                                                                              | Single-cycle instructions                                                                                  |        |     |
|      | Hardware-centric design                                                                                                                                 | Software-centric design                                                                                    |        |     |
|      | the ISA does as much as possible using hardware circuitry                                                                                               | High-level compilers take on<br>most of the burden of coding<br>many software steps from the<br>programmer | 6      | CO3 |
|      | More efficient use of RAM than RISC                                                                                                                     | Heavy use of RAM (can cause<br>bottlenecks if RAM is limited)                                              |        | 15  |
|      | Complex and variable length<br>Instructions                                                                                                             | Simple, standardized instructions                                                                          |        |     |
|      | May support microcode (micro-<br>programming where<br>instructions are treated like<br>small programs)                                                  | Only one layer of instructions                                                                             |        |     |
|      | Large number of instructions                                                                                                                            | Small number of fixed-length Instructions                                                                  |        |     |
|      | Compound addressing modes                                                                                                                               | Limited addressing modes                                                                                   |        | +   |
| b)   | Explain BUS arbitration in detail.  What is bus arbitration 1 Mark  Need of bus arbitration 1 Mark  Methods of bus arbitration 4 Mark (Any two methods) |                                                                                                            |        | CO5 |
| Q 5) |                                                                                                                                                         |                                                                                                            | • > -  |     |
| a)   | Express (25.4224 ) in IE                                                                                                                                | EE 754 floating point number representat                                                                   | ion. 2 | CO2 |
|      | 2 mark for representation                                                                                                                               |                                                                                                            |        | CO3 |
| b)   | Example with diagram                                                                                                                                    | Example with diagram 4 Marks (2 Marks each)                                                                |        |     |
| c)   | Write a short note of Flyt<br>Bases for classification<br>List Classification<br>Each type with example<br>or                                           | Mark<br>1 Mark<br>Marks                                                                                    | 6      | CO6 |
|      | Explain Hazards in pipe-<br>Explain with example wh<br>Hazard with diagram and                                                                          | at is pipe lining 2 Marks                                                                                  |        |     |